Infineon NOR 512 MB CFI, SPI Flash Memory 24-Pin BGA

This image is representative of the product range

Subtotal (1 tray of 338 units)*

PHP165,415.51

(exc. VAT)

PHP185,265.236

(inc. VAT)

Add to Basket
Select or type quantity
Orders below PHP3,000.00 (exc. VAT) cost PHP150.00.
Temporarily out of stock
  • Shipping from April 24, 2026
Need more? Click ‘Check delivery dates’ to find extra stock and lead times.
Units
Per Unit
Per Tray*
338 +PHP489.395PHP165,415.51

*price indicative

RS Stock No.:
193-8763
Mfr. Part No.:
S25FL512SAGBHID10
Manufacturer:
Infineon
Find similar products by selecting one or more attributes.
Select all

Brand

Infineon

Memory Size

512MB

Product Type

Flash Memory

Interface Type

CFI, SPI

Package Type

BGA

Pin Count

24

Organisation

64M x 8 Bit

Mount Type

Surface

Maximum Clock Frequency

133MHz

Cell Type

NOR

Maximum Supply Voltage

3.6V

Minimum Supply Voltage

1.65V

Timing Type

Synchronous

Minimum Operating Temperature

-40°C

Maximum Operating Temperature

85°C

Length

8mm

Height

0.95mm

Width

6 mm

Standards/Approvals

No

Series

S25FL512S

Number of Words

64M

Automotive Standard

AEC-Q100

Maximum Random Access Time

14.5ns

Number of Bits per Word

8

Number of Banks

4

This device connects to a host system via a Serial Peripheral Interface (SPI). Traditional SPI single bit serial input and output (SingleI/O or SIO) is supported as well as optional two bit (Dual I/O or DIO) and four bit (Quad I/O or QIO) serial commands. This multiplewidth interface is called SPI Multi-I/O or MIO. In addition, the FL-S family adds support for Double Data Rate (DDR) read commands for SIO, DIO and QIO that transfer address and read data on both edges of the clock.The Eclipse architecture features a Page Programming Buffer that allows up to 256 words (512 bytes) to be programmed in one operation, resulting in faster effective programming and erase than prior generation SPI program or erase algorithms. Executing code directly from flash memory is often called Execute-In-Place or XIP. By using FL-S devices at the higher clock rates supported, with QIO or DDR-QIO commands, the instruction read transfer rate can match or exceed traditional parallel interface,asynchronous, NOR flash memories while reducing signal count dramatically.The S25FL512S product offers high densities coupled with the flexibility and fast performance required by a variety of embedded applications. It is ideal for code shadowing, XIP and data storage.

Related links