Nexperia 74HC595BZX Surface Shift Register/Latch 74HC, 16-Pin
- RS Stock No.:
- 243-4414
- Mfr. Part No.:
- 74HC595BZX
- Manufacturer:
- Nexperia
This image is representative of the product range
Bulk discount available
Subtotal (1 pack of 25 units)*
PHP402.20
(exc. VAT)
PHP450.475
(inc. VAT)
FREE delivery for orders over ₱3,000.00
Temporarily out of stock
- 2,600 left, ready to ship from another location
Need more? Click ‘Check delivery dates’ to find extra stock and lead times.
Units | Per Unit | Per Pack* |
|---|---|---|
| 25 - 25 | PHP16.088 | PHP402.20 |
| 50 - 75 | PHP15.605 | PHP390.13 |
| 100 - 225 | PHP14.981 | PHP374.53 |
| 250 - 975 | PHP14.232 | PHP355.80 |
| 1000 + | PHP13.378 | PHP334.45 |
*price indicative
- RS Stock No.:
- 243-4414
- Mfr. Part No.:
- 74HC595BZX
- Manufacturer:
- Nexperia
Specifications
Technical data sheets
Legislation and Compliance
Product Details
Find similar products by selecting one or more attributes.
Select all | Attribute | Value |
|---|---|---|
| Brand | Nexperia | |
| Product Type | Shift Register/Latch | |
| Logic Family | 74HC | |
| Mount Type | Surface | |
| Pin Count | 16 | |
| Minimum Supply Voltage | 2V | |
| Maximum Supply Voltage | 6V | |
| Maximum Operating Temperature | 125°C | |
| Height | 1.1mm | |
| Standards/Approvals | JEDEC, RoHS | |
| Series | 74HC595 | |
| Width | 4.3 mm | |
| Length | 4.9mm | |
| Automotive Standard | No | |
| Select all | ||
|---|---|---|
Brand Nexperia | ||
Product Type Shift Register/Latch | ||
Logic Family 74HC | ||
Mount Type Surface | ||
Pin Count 16 | ||
Minimum Supply Voltage 2V | ||
Maximum Supply Voltage 6V | ||
Maximum Operating Temperature 125°C | ||
Height 1.1mm | ||
Standards/Approvals JEDEC, RoHS | ||
Series 74HC595 | ||
Width 4.3 mm | ||
Length 4.9mm | ||
Automotive Standard No | ||
The Nexperia 8-bit serial-in/serial or parallel-out shift register with a storage register and 3-state outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset MR input. A LOW on MR will reset the shift register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register. Data in the storage register appears at the output whenever the output enable input (OE) is LOW.
Wide supply voltage range from 2.0 to 6.0 V
CMOS low power dissipation
High noise immunity
8-bit serial input
8-bit serial or parallel output
Storage register with 3-state outputs
Shift register with direct clear
100 MHz (typical) shift out frequency
A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the registers. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Related links
- Nexperia Surface Shift Register/Latch 74HC, 16-Pin
- Toshiba 74HC595D 1 Surface Shift Register/Latch 74HC SOIC, 16-Pin
- Toshiba 1 Surface Shift Register/Latch 74HC SOIC, 16-Pin
- Nexperia 2 Surface Shift Register 74HC, 16-Pin
- Nexperia 74HC165PW 16-Pin
- Nexperia 1 Surface Shift Register/Latch 74HCT TSSOP, 16-Pin
- Nexperia 74HCT595PW-Q100 16-Pin
- onsemi 1 Surface Shift Register 74HC TSSOP, 16-Pin
